# **3-Pin Microprocessor Reset Circuits** #### DESCRIPTION The TK809 is microprocessor ( $\mu$ P) supervisory circuits used to monitor the power supplies in $\mu$ P and digital systems. It provides excellent circuit reliability and low cost by eliminating external components and adjustments when used with +5V, +3.3V, +3.0V, or +2.5V powered circuits. These circuits perform a single function: they assert a reset signal whenever the VCC supply voltage declines below a preset threshold, keeping it asserted for at least 140ms after VCC has risen above the reset threshold. Reset thresholds suitable for operation with a variety of supply voltages are available. The TK809 has push-pull outputs. The TK809 has an active-low RESET output, The reset comparator is designed to ignore fast transients on VCC, and the outputs are guaranteed to be in the correct logic state for VCC down to 1V. #### ■ FEATURES - \* Precision Monitoring of +2.5V, +3V, +3.3V, and +5V Power-Supply Voltages - \* Fully Specified Over Temperature - \* Available in Three Output Configurations--Push-Pull RESET Output - \* Guaranteed Reset Valid to VCC = +1V - \* 12µA Supply Current - \* 140ms (min) Power-On-Reset Pulse Width - \* Power Supply Transient Immunity #### ORDERING INFORMATION | Part Number | Package | Packing | Temperature | Package Qty | VRT | | |-------------|----------|---------|-------------------|-------------|-------|--| | TK809JEUR | SOT-23-3 | Reel | -40°C ~ 85°C (TA) | 2500 | 4V | | | TK809MEUR | SOT-23-3 | Reel | -40°C ~ 85°C (TA) | 2500 | 4.38V | | | TK809REUR | SOT-23-3 | Reel | -40°C ~ 85°C (TA) | 2500 | 2.63V | | | TK809SEUR | SOT-23-3 | Reel | -40°C ~ 85°C (TA) | 2500 | 2.93V | | | TK809TEUR | SOT-23-3 | Reel | -40°C ~ 85°C (TA) | 2500 | 3.08V | | | TK809LEUR | SOT-23-3 | Reel | -40°C ~ 85°C (TA) | 2500 | 4.63V | | #### APPLICATIONS - \* Critical µP and µC Power Monitoring - \* Portable/Battery-Powered Equipment - \* Intelligent Instruments - \* Controllers # **■ PIN CONFIGURATION** TOP VIEW # **■ PIN DESCRIPTION** | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | Ground | | 2 | RESET | RESET Output remains low while V <sub>CC</sub> is below the reset threshold, and for at least 140ms after VCC rises above the reset threshold. | | 3 | Vcc | Supply Voltage (+5V, +3.3V, +3.0V, or +2.5V) | # **■ BLOCK DIAGRAM** Figure 2. $\overline{RESET}$ Valid to $V_{CC}$ = Ground Circuit ### ABSOLUTE MAXIMUM RATING | PARAMETER | SYMBOL | RATINGS | UNIT | |----------------------------------------|------------------|--------------------------------|------| | Terminal Voltage (with respect to GND) | V <sub>CC</sub> | -0.3 ~ 6.0 | V | | RESET (push-pull) | RESET | -0.3 ~ (V <sub>CC</sub> +0.3V) | V | | Input Current, V <sub>CC</sub> , GND | Icc | 20 | mA | | Output Current, (all outputs) | RESET | 20 | mA | | Junction Temperature | $T_J$ | +150 | ℃ | | Operating Temperature Range | T <sub>OPR</sub> | -40 ~ +105 | °C | | Storage Temperature | T <sub>STG</sub> | -65 ~ <b>+</b> 150 | ℃ | | Continuous Power Dissipation | 320 | mW | | Note: Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. # ■ **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub>, unless otherwise specified) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------|---------------------|-------------------------------------------------------------------------|--------------------|------|------------|--------| | Operating Voltage Range | $V_{CC}$ | | 1.2 | | 5.5 | V | | Supply Current | I <sub>SUPPLY</sub> | | | 24 | 60 | μΑ | | Reset Threshold | $V_{TH}$ | | 4.25 | 4.40 | 4.45 | V | | Reset Threshold Tempco | | | | 30 | | ppm/°C | | V <sub>CC</sub> to Reset Delay | | $V_{CC} = V_{TH}$ to $(V_{TH} - 100 \text{mV})$ | | 20 | | μs | | | | TA = -40°C to +85°C | 140 - | 240 | 560 - | ms | | Reset Active Timeout Period | | T <sub>A</sub> = +85°C to +105°C | 100 | | 840 | | | RESET Output Voltage Low | V <sub>OL</sub> | $\overline{V_{CC}}$ = $V_{TH}$ (min), $I_{SINK}$ = 1.2mA | i | | | V | | (push-pull active low and open-drain | | V <sub>CC</sub> = V <sub>TH</sub> (min), I <sub>SINK</sub> = 3.2mA | | | | | | active low) | | V <sub>CC</sub> > 1.0V, I <sub>SINK</sub> = 50μA | | | 0.3 | | | RESET Output Voltage High (push-pull active low ) | V <sub>OH</sub> . | V <sub>CC</sub> > V <sub>TH</sub> (max),<br>I <sub>SOURCE</sub> = 500μA | 0.8V <sub>CC</sub> | | -<br>-<br> | | | | | V <sub>CC</sub> > V <sub>TH</sub> (max),<br>I <sub>SOURCE</sub> = 800μA | | | | | ### **■ TYPICAL APPLICATION CIRCUIT** #### APPLICATIONS INFORMATION ### **Negative-Going VCC Transients** In addition to issuing a reset to the $\mu$ P during power-up, power-down, and brownout conditions, the TK809 is relatively immune to short-duration negative-going VCC transients (glitches). ### Ensuring a Valid Reset Output Down to Vcc = 0V When VCC falls below 1V, the TK809 RESET output no longer sinks current—it becomes an open circuit. Therefore, high-impedance CMOS logic inputs connect-ed to $\overline{\text{RESET}}$ can drift to undetermined voltages. This presents no problem in most applications since most $\mu P$ and other circuitry is inoperative with $V_{CC}$ below 1V. However, in applications where $\overline{\text{RESET}}$ must be valid down to 0V, adding a pull-down resistor to $\overline{\text{RESET}}$ causes any stray leakage currents to flow to ground, holding $\overline{\text{RESET}}$ low (Figure 2). R1's value is not critical; $100 \text{k}\Omega$ is large enough not to load $\overline{\text{RESET}}$ and small enough to pull $\overline{\text{RESET}}$ to ground. # Interfacing to µPs with Bidirectional Reset Pins Since the $\overline{RESET}$ output on the TK803 is open drain, this device interfaces easily with $\mu Ps$ that have bidirectional reset pins, such as the Motorola 68HC11. Connecting the $\mu P$ supervisor's $\overline{RESET}$ output directly to the $\mu C$ 's $\overline{RESET}$ pin with a single pullup resistor allows either device to assert reset (Figure 3). #### **Benefits of Highly Accurate Reset Threshold** Most $\mu P$ supervisor ICs have reset-threshold voltages between 5% and 10% below the value of nominal supply voltages. This ensures a reset will **not** occur within 5% of the nominal supply, but **will** occur when the supply is 10% below nominal. Figure 1. Maximum Transient Duration Without Causing a Reset Pulse vs. Reset Comparator Overdrive Figure 3. Interfacing to µPs with Bidirectional Reset I/O Figure 2. $\overline{RESET}$ Valid to $V_{CC}$ = Ground Circuit